# EECE 2322: Fundamentals of Digital Design and Computer Organization Lecture 4 1: Decoder, Encoder

Xiaolin Xu Department of ECE Northeastern University

#### Typical Decoder Application (1) in a Computer

\* Many applications might require a combinational circuit to activate one or more other circuits, elements.



## Typical Decoder Application (2) in a Computer Memory Hierarchy

- Fundamental tradeoff
  - \* Fast memory: small
  - \* Large memory: slow
- \* Idea: Memory hierarchy
- Latency, cost, size,
- bandwidth



#### Memory-Module Decoding in a Computer System

- \* 40-bit physical address
- \* 8 high-order bits=0
- \* 2-4 decoder
- \* 2^27 -> longword(8B)
- \* 3-8 -> 1 Byte



#### Encoder

- \* 2<sup>n</sup> (or fewer) input lines and n output lines.
- \* The output lines generate the binary code corresponding to the input value, assuming only one input is high
- \* An encoder is the reverse function of a decoder

### Encoder Example

■ TABLE 3-5
Truth Table for Octal—to—Binary Encoder

|                | Inputs         |                |       |    |       |    | Outputs        |                       |                |                       |
|----------------|----------------|----------------|-------|----|-------|----|----------------|-----------------------|----------------|-----------------------|
| D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | $D_4$ | Dβ | $D_2$ | D₁ | D <sub>0</sub> | <b>A</b> <sub>2</sub> | A <sub>1</sub> | <b>A</b> <sub>0</sub> |
| 0              | 0              | 0              | 0     | 0  | 0     | 0  | 1              | 0                     | 0              | 0                     |
| 0              | 0              | 0              | 0     | 0  | 0     | 1  | 0              | 0                     | 0              | 1                     |
| 0              | 0              | 0              | 0     | 0  | 1     | 0  | 0              | 0                     | 1              | 0                     |
| 0              | 0              | 0              | 0     | 1  | 0     | 0  | 0              | 0                     | 1              | 1                     |
| 0              | 0              | 0              | 1     | 0  | 0     | 0  | 0              | 1                     | 0              | O                     |
| 0              | 0              | 1              | 0     | 0  | 0     | 0  | 0              | 1                     | 0              | 1                     |
| 0              | 1              | 0              | 0     | 0  | 0     | 0  | 0              | 1                     | 1              | O                     |
| 1              | O              | O              | 0     | 0  | 0     | 0  | 0              | 1                     | 1              | 1                     |
|                |                |                |       |    |       |    |                |                       |                |                       |

### 4-to-2 Binary Encoder in Verilog

```
module encoder (Y, W);
  input [3:0] W;
  output [1:0] Y;
  reg [1:0] Y;
 always@ (W)
    case (W)
      4'b1000: Y = 2'b11;
      4'b0100: Y = 2'b10;
      4'b0010: Y = 2'b01;
      4'b0001: Y = 2'b00;
      default: Y = 2'bxx; //don't care case
    endcase
endmodule
```

### Encoder Output Ambiguity

- \* If two inputs are active simultaneously, the output produces an incorrect combination
  - \* To resolve, some encoders use an input priority to ensure that only one input is encoded.

### Priority Encoder

- \* If two or more inputs are equal to 1 at the same time, the input with highest priority takes precedence.
- Truth Table of 4-Input Priority Encoder

\*

### Priority Encoder

- \* If two or more inputs are equal to 1 at the same time, the input with highest priority takes precedence.
- \* Truth Table of 4-Input Priority Encoder

| Inputs |                           |                                                    |                                                       | Outputs                                               |                                                       |  |  |
|--------|---------------------------|----------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|--|--|
| $D_2$  | D <sub>1</sub>            | D <sub>0</sub>                                     | <b>A</b> <sub>1</sub>                                 | A <sub>0</sub>                                        | ٧                                                     |  |  |
| 0      | 0                         | 0                                                  | X                                                     | X                                                     | 0                                                     |  |  |
| 0      | 0                         | 1                                                  | 0                                                     | 0                                                     | 1                                                     |  |  |
| 0      | 1                         | X                                                  | 0                                                     | 1                                                     | 1                                                     |  |  |
| 1      | X                         | X                                                  | 1                                                     | 0                                                     | 1                                                     |  |  |
| X      | X                         | X                                                  | 1                                                     | 1                                                     | 1                                                     |  |  |
|        | <b>D</b> <sub>2</sub> 0 0 | $egin{array}{cccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ |  |  |

#### Priority Encoder: Circuit Implementation



### 4-to-2 Priority Encoder in Verilog

```
module priority (Y, V, W);
  input [3:0] W;
  output [1:0] Y;
  output V;
  reg [1:0] Y;
  reg V;
 always@ (W) begin
     V = 1; // assume valid output
    casex (W)
      4'b1xxx: Y = 2'b11;
      4'b01xx: Y = 2'b10;
      4'b001x: Y = 2'b01;
      4'b0001: Y = 2'b00;
      default: begin
       V = 0;
       Y = 2'bxx; //don't care case
        end
     endcase
  end
endmodule
```

#### case in Verilog

- \* Checks if the given expression matches one of the other expressions in the list and branches accordingly
- Mostly used in building MUXes (see why later)

#### Circuit of a MUX

\* 4-1 MUX has a decoder inside



### Real-world Applications of MUX

\* Sharing a single communication line among a number of devices. *At any time, only one source and one destination can use the communication line* 



#### Demultiplexer

- \* Given an input line & a set of selection lines, the demultiplexer will direct data from input to a selected output line.
- \* An example of a 1-to-4 demultiplexer:



### Demultiplexer

- \* Given an input line & a set of selection lines, the demultiplexer will direct data from input to a selected output line.
- \* An example of a 1-to-4 demultiplexer:





select

| $S_1$ | So | $\mathbf{Y}_{0}$ | $\mathbf{Y_1}$ | $\mathbf{Y}_{2}$ | $\mathbf{Y}_3$ |
|-------|----|------------------|----------------|------------------|----------------|
| 0     | 0  | D                | 0              | 0                | 0              |
| 0     | 1  | 0                | D              | 0                | 0              |
| 1     | 0  | 0                | 0              | D                | 0              |
| 1     | 1  | 0                | 0              | 0                | D              |

#### DeMUX

The demultiplexer is actually identical to a decoder with enable:

Outputs



| $S_1$ | So | $\mathbf{Y}_{0}$ | $\mathbf{Y_1}$ | Y <sub>2</sub> | <b>Y</b> <sub>3</sub> |
|-------|----|------------------|----------------|----------------|-----------------------|
| 0     | 0  | D                | 0              | 0              | 0                     |
| 0     | 1  | 0                | D              | 0              | 0                     |
| 1     | 0  | 0                | 0              | D              | 0                     |
| _1_   | 1  | 0                | 0              | 0              | D                     |

#### DeMUX

The demultiplexer is actually identical to a decoder with enable:

Outputs



select

| $S_1$ | So | $\mathbf{Y}_{0}$ | $\mathbf{Y_1}$ | $\mathbf{Y}_{2}$ | $\mathbf{Y}_3$ |
|-------|----|------------------|----------------|------------------|----------------|
| 0     | 0  | D                | 0              | 0                | 0              |
| 0     | 1  | 0                | D              | 0                | 0              |
| 1     | 0  | 0                | 0              | D                | 0              |
| _1    | 1  | 0                | 0              | 0                | D              |



### Quadruple 2-to-1-Line Multiplexer

- \* Notice enable bit
- Notice select bit
- \* 4 bit inputs

Data type X



| 0 | represents a logic zero, or a false condition          |
|---|--------------------------------------------------------|
| 1 | represents a logic one, or a true condition            |
| X | represents an unknown logic value (can be zero or one) |
| Z | represents a high-impedance state                      |

| 0 | represents a logic zero, or a false condition          |
|---|--------------------------------------------------------|
| 1 | represents a logic one, or a true condition            |
| X | represents an unknown logic value (can be zero or one) |
| Z | represents a high-impedance state                      |



- \* X means that the value is simply unknown at the time, and could be either 0 or 1
  - \* Different from the way X is treated in boolean logic, where it means "don't care"

- \* X means that the value is simply unknown at the time, and could be either 0 or 1
  - \* Different from the way X is treated in boolean logic, where it means "don't care"



- \* In any incomplete electric circuit, the wire not connected to anything will have a high-impedance at that node and is represented by Z or z.
  - \* Even in verilog, any unconnected wire will result in a high impedance.

- \* In any incomplete electric circuit, the wire not connected to anything will have a high-impedance at that node and is represented by Z or z.
  - \* Even in verilog, any unconnected wire will result in a high impedance.



### These Data Types in Practical Circuits

#### \* Tristate Buffer

- \* A tristate buffer can output 3 different values:
- \* Logic 1 (high)
- \* Logic 0 (low)
- \* High-Impedance (Z)



#### Tristate Buffer



#### Application Scenario (1) of Tristate Buffers: 2-1 MUX

#### 2x1 MUX Using Tristate Buffers

- \* Used in place of a MUX this is the one case where the output lines can just be "tied together"
- The control line s selects which buffer will pass its input



EECE2322 Xiaolin Xu

#### Application Scenario (2) of Tristate Buffers: Tristate Buses

\* Floating nodes are used in trista processor en1

- Many different drivers
- Exactly one is active at once



EECE2322 24

# EECE 2322: Fundamentals of Digital Design and Computer Organization

Lecture 4\_1: Sequential and Combinational Circuits

Xiaolin Xu Department of ECE Northeastern University

#### Difference Between Combinational and Sequential Circuits

- \* Combinational Circuit
  - Time independent circuits
  - \* Do not depend on previous inputs to generate any output



Figure: Combinational Circuits

#### Difference Between Combinational and Sequential Circuits

#### \* Sequential Circuit



Figure: Sequential Circuit

Inputs

Output

#### Combinational and Sequential Circuits

#### \* Summary

- Combinational Circuits
  - Output depends on current values of inputs only
  - \* No feedback
  - No memory
- Sequential Hardware
  - \* Feedback
  - Output depends on current inputs and current state
  - Circuit has memory elements
  - Sequential Hardware = Combinational Hardware + memory elements
     ( latches, flipflops, memories) ...

### Level-Sensitive and Edge-Sensitive

- \* Left: will block until there is a change in the value of a or b
- \* Right: will block until clk transitions from 0 to 1.

```
always @ (a or b or sel)
begin
  y = 0;
if (sel == 0) begin
  y = a;
end else begin
  y = b;
end
end
```

```
always @ (posedge clk )
if (reset == 0) begin
  y <= 0;
end else if (sel == 0) begin
  y <= a;
end else begin
  y <= b;
end</pre>
```

### Sequential Logic (1): Memory

- Fundamental building block of memory
  - \* Bi-stable element
  - Two stable and complementary states



### Sequential Logic (1): Memory

- Fundamental building block of memory
  - \* Bi-stable element
  - Two stable and complementary states





### Static Random Access Memory

\* Two possible states: "0" (AB=01) or "1" (AB=10)



#### Static-RAM Array

#### Static RAM (SRAM)



#### Memory Bank Organization and Operation

- \* Read access sequence:
- \* 1. Decode row address & drive
- 2. Selected bits drive bit-lines
  - \* Entire row read
- \* 3. Amplify row data
- \* 4. Decode column address & se
  - Send to output
- \* 5. Precharge bit-lines
  - For next access



#### SRAM (Static Random Access Memory)

- Read Sequence
- \* 1. address decode
- \* 2. drive row select
- \* 3. selected bit-cells drive bitlines, (entire row)
- 4. differential sensing and column select (data is ready)
- \* 5. precharge all bitlines
- \* Access latency dominated by steps 2 and 3 n+m
- Cycling time dominated by steps 2, 3 and 5
  - step 2 proportional to 2^m
  - step 3 and 5 proportional to 2^n



row select